### **REPORT ON VLSI**

| Date:                 | 9/06/2020                                                                                                                                                                                              | Name:                  | SAFIYA BANU       |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------|
| Course:               | VLSI                                                                                                                                                                                                   | USN:                   | 4AL16EC061        |
| Topic:                | <ol> <li>MOSFET - Enhancement Type         MOSFET Explained         (Construction, Working and             Characteristics Explained)</li> <li>GATE 2009 and 20121 ECE</li> </ol>                      | Semester<br>& Section: | 8 <sup>TH</sup> B |
|                       | operating region and output voltage of CMOS inverter given 3. MOSFET vth based problems 4. MOSFET problems and solutions 5. TRICK to implement 4:1 mux using TRANSMISSION GATE & PASS TRANSISTOR LOGIC |                        |                   |
|                       | <ul><li>6. MOSFET Drain current - graph , formulae &amp; sums (cutoff,linear&amp; saturation)</li><li>7. Realization of logic function using Multiplexer</li></ul>                                     |                        |                   |
| Github<br>Repository: | Safiya-Courses                                                                                                                                                                                         |                        |                   |

#### FORENOON SESSION DETAILS

MOSFET - Enhancement Type MOSFET Explained (Construction, Working and Characteristics Explained)



#### **MOSFET**

In case of JFET, the gate must be reverse biased for proper operation of the device i.e. it can only have negative gate operation for n-channel and positive gate operation for p-channel. That means we can only decrease the width of the channel from its zero-bias size.

#### **TYPES**

- 1. Depletion-type MOSFET or D-MOSFET: The D-MOSFET can be operated in both depletion mode and the enhancement mode. For this reason it is also called depletion/enhancement MOSFET.
- 2. Enhancement-type MOSFET or E-MOSFET: The E-MOSFET can be operated only in enhancement mode.

GATE 2009 and 20121 ECE operating region and output voltage of CMOS inverter given





### **MOSFET vth based problems**





## TRICK to implement 4:1 mux using TRANSMISSION GATE & PASS TRANSISTOR LOGIC



TRICK to implement 4:1 mux using TRANSMISSION GATE & PASS TRANSISTOR LOGIC

#### 4-1-multiplexer\_using\_CMOS\_logic | Pass-Transistor-Logic

 $4\!:\!1$  multiplexer using CMOS logic The path selector logic Boolean expression can be given as :

Out = 
$$AS + B - - S$$

When the select line signal S is high A is passed to the output and when S is low B is passed to the output. The same logic is used for 4:1 MUX in which number of inputs are four (A, B, C, D) and the number of select lines are two (S1, S2). The Boolean expression for 4:1 MUX can be given as:

Out = A 
$$(S1 \cdot S2)$$
 + B  $(S1 \cdot --S2)$  + C  $(--S1 \cdot S2)$  + D  $(--S1 \cdot --S2)$ 

The above Boolean expression can be used to implement 4:1 multiplexer or 1:4 demultiplexer. The above logic can be generalised as:

$$2m = n$$

Where n is the number of inputs in case of MUX (outputs in case of DEMUX) and m is the number of control lines.

#### 4:1 MUX using CMOS logic

The implementation of 4:1 MUX using CMOS logic is shown in Figure below.

#### 4:1 MUX using transmission gates

The implementation of 4:1 MUX using transmission gates is shown in

Figure below.



4:1 MUX using CMOS logic

# MOSFET Drain current - graph , formulae & sums (cutoff,linear& saturation)



In general, any MOSFET is seen to exhibit three operating regions viz.,

#### 1. Cut-Off Region

Cut-off region is a region in which the MOSFET will be OFF as there will be no current flow through it. In this region, MOSFET behaves like an open switch and is thus used when they are required to function as electronic switches.

#### 2. Ohmic or Linear Region

Ohmic or linear region is a region where in the current  $I_{DS}$  increases with an increase in the value of  $V_{DS}$ . When MOSFETs are made to operate in this region, they can be used as amplifiers.

#### 3. Saturation Region

In saturation region, the MOSFETs have their  $I_{DS}$  constant inspite of an increase in  $V_{DS}$  and occurs once  $V_{DS}$  exceeds the value of pinch-off voltage  $V_P$ . Under this condition, the device will act like a closed switch through which a saturated value of  $I_{DS}$  flows. As a result, this operating region is chosen whenever MOSFETs are required to perform switching operations.





Figure 1 n-Channel Enhancement type MOSFET (a) Transfer Characteristics (b) Output Characteristics

#### Realization of logic function using Multiplexer



It is a combinational circuit which have many data inputs and single output depending on control or select inputs. For N input lines, log n (base2) selection lines, or we can say that for 2<sup>n</sup> input lines, n selection lines are required. Multiplexers are also known as "Data n selector, parallel to serial convertor, many to one circuit, universal logic circuit". Multiplexers are mainly used to increase amount of the data that can be sent over the network within certain amount of time and bandwidth.